Department of Electrical Engineering (ISY)

# LiU » ISY » Personal pages » Integrated Circuits and Systems » Atila



### Atila Alvandpour

#### **Head of Integrated Circuits and Systems Division**

Department of Electrical Engineering, Linköping University

Atila Alvandpour received the M.S. and Ph.D. degrees from Linköping University, Sweden, in 1995 and 1999, respectively. From 1999 to 2003, he was a senior research scientist with Circuit Research Lab, Intel Corporation. In 2003, he joined the department of Electrical Engineering, Linköping University, as a Professor of VLSI design. From 2004 to 2014 he was head of Electronic Devices Division, and since 2014 he is head of Integrated Circuits and Systems Division. Also, he is currently the vice head of the department. His research interests include various issues in design of integrated circuits and systems in advanced nanoscale technologies, with special focus on data converters (ADCs and DACs), analog front-ends, sensor readout and data acquisition systems, energy-harvesting and power management systems, analog/digital baseband and RF frontends for multi-Gigabit/s radio transceivers, low-power wireless sensors, clock generators/synthesizers, as well as multi-GHz digital circuits and building blocks.

He has published more than 100 papers in international journals and conferences, and holds 24 U.S. patents. Prof. Alvandpour is a senior member of IEEE, and has served as a member of technical program committees for many IEEE and other international conferences, including the IEEE Solid-State Circuits Conference, ISSCC, and the European Solid-State Circuits Conference, ESSCIRC. He has also severed as guest editor for IEEE Journal of Solid-State Circuits.

Short CV (pdf) Publications (pdf)



CONTACT:

## Occupation:

Professor

#### Address:

Dept. of Electrical Engineering Linköpings Universitet SE-581 83 Linköping

#### Telephone:

+46 (0)13 285818

Fax

+46 (0)13 139282

Office:

B-house, 2D:513

#### E-mail:

< Atila.Alvandpour@liu.se >

Page responsible: **Atila Alvandpour** Last updated: 2015-02-16

# **List of Publications**

# Atila Alvandpour, Professor

Electronic Devices Division
Department of Electrical Engineering
Linköping University

# Journals:

- [1] A. Bhide, O. E. Najari, B. Mesgarzadeh, and A. Alvandpour, "An 8-GS/s 200-MHz Bandwidth 68-mW  $\Delta\Sigma$  DAC in 65-nm CMOS", in IEEE. Transactions on Circuits and Systems II, vol. 60, no. 7, pp. 387-391, July 2013.
- [2] Y. Jung; J. Fritzin, M. Enqvist, A. Alvandpour, "Least-Squares Phase Predistortion of a +30 dBm Class-D Outphasing RF PA in 65 nm CMOS", in IEEE Transactions on Circuits and Systems I, vol. 60, no. 7, pp. 1915-1928, July 2013.
- [3] Fazli Yeknami, F. Qazi and A. Alvandpour, "Low-Power DT  $\Delta\Sigma$  Modulators Using SC Passive Filters in 65nm CMOS," in IEEE Transaction on Circuits and Systems-I, vol. pp, no. 99, pp. 1-13, 2013.
- [4] D. Svärd, C. Jansson and A. Alvandpour, "A Readout IC for an Uncooled Microbolometer infrared FPA with On-chip Self-heating Compensation in 0.35 μm CMOS", in Journal of Analog Integrated Circuits and Signal Processing, vol. 77, no. 1, pp. 29 44, Oct. 2013.
- [5] Fazli Yeknami and A. Alvandpour, "A 2.1  $\mu$ W 80 dB SNR DT  $\Delta\Sigma$  Modulator for Medical Implant Devices," in Journal of Analog Integrated Circuits and Signal Processing, vol. 77 , pp. 69-78, no. 1, Oct. 2013.
- [6] H. Raza Khan, J. Fritzin, A. Alvandpour, Q. Wahab," A parallel circuit differential class-E power amplifier using series", in Journal of Analog Integrated Circuits and Signal Processing, vol. 75, no. 1, pp. 31-40, April 2013.
- [7] P. Landin, J. Fritzin, W. Van Moer, M. Isaksson, and A. Alvandpour, "Modeling and Digital Predistortion of Class-D Outphasing RF Power Amplifiers," in IEEE Transactions on Microwave Theory and Techniques, vol. 60, no. 6, pp. 1907-1915, June 2012.
- [8] J. Fritzin, C. Svensson, and A. Alvandpour, "Analysis of a 5.5V Class-D stage used in +30 dBm outphasing RF PAs in 130nm and 65nm CMOS," in IEEE Transactions on Circuits and Systems-II, vol. 59, no.11, pp. 726-730, Nov. 2012.
- [9] J. Fritzin, C. Svensson, and A. Alvandpour, "Design and Analysis of a Class-D Stage with Harmonic Suppression," in IEEE Transactions on Circuits and Systems-I, vol. 59, no. 6, pp. 1178-1186, 2012.
- [10] D. Zhang, A. Bhide, and A. Alvandpour, "A 53-nW 9.1-ENOB 1-kS/s SAR ADC in 0.13-μm CMOS for Medical Implant Devices," in IEEE Journal of Solid-State Circuits, vol. 47, no. 7, pp.1585-1593, July 2012.
- [11] J. Fritzin, Y. Jung, P.N. Landin, P. Handel, M. Enqvist, and A. Alvandpour, "Phase Predistortion of a Class-D Outphasing RF Amplifier in 90nm CMOS," IEEE Transactions on Circuits and Systems-II, vol. 58, no. 10, pp. 642-646, Oct. 2011.

- [12] T. Sundström, C. Svensson, and A. Alvandpour, "A 2.4 GS/s, Single-Channel, 31.3 dB SNDR at Nyquist, 8-bit Pipeline ADC in 65nm CMOS," in Journal of Solid State Circuits, vol. 46, no. 7, pp. 1575-1584 July 2011.
- [13] J. Fritzin and A. Alvandpour, "A 3.3V 72.2Mbit/s 802.11n WLAN Transformer-Based Power Amplifier in 65nm CMOS" in Journal of Analog Integrated Circuits and Signal Processing, vol. 64, no. 3, pp. 241-247, Sept. 2010.
- [14] T. Sundström and A. Alvandpour, "A 6-bit 2.5-GS/s flash ADC using comparator redundancy for low power in 90 nm CMOS," in Journal of Analog Integrated Circuits and Signal Processing, vol. 64, no. 3, pp. 215 222, Sept. 2010.
- [15] T. Sundström and A. Alvandpour, "Utilizing Process Variations for Reference Generation in a Flash ADC", in IEEE Trans. Circuits and Systems II, vol. 56, no. 5, pp. 364-368, May 2009.
- [16] B. Mesgarzadeh and A. Alvandpour, "A Low-Power Digital DLL-Based Clock Generator in Open-Loop Mode", in IEEE Journal of Solid-State Circuits, vol. 44, no. 7, pp. 1907-1913, 2009.
- [17] B. Mesgarzadeh, M. Hansson, and A. Alvandpour, "Jitter characteristic in charge recovery resonant clock distribution", in IEEE Journal of Solid-State Circuits, pp. 1618-1625, vol. 42, July 2007.
- [18] S. Vangal, Y. Hoskote, N. Borkar and A. Alvandpour, "A 6.2-GFlops floating-point multiply-accumulator with conditional normalization", in IEEE Journal of Solid-State Circuits, vol. 41, no. 10, pp. 2314-2323, Oct. 2006,
- [19] S. Hsu, A. Alvandpour, S. Mathew, S. Lu, R. Krishnamurthy, S. Borkar, "A 4.5GHz 130nm 32-kb L0 Cache with a Leakage-tolerant Self Reverse-Bias Bitline Scheme," IEEE Journal of Solid-State Circuits, vol.38, no.5, pp. 755-76, May 2003.
- [20] A. Alvandpour, R. Krishnamurthy, K. Soumyanath, S. Borkar, "A Sub-130nm Conditional Keeper Technique," IEEE Journal of Solid-State Circuits, vol. 37, no: 5, pp. 633-638, May 2002.
- [21] R. Krishnamurthy, A. Alvandpour, G. Balamurugan, N. Shanbhag, K. Soumyanath, S. Borkar, "A 130-nm 6GHz 256x32b Leakage-tolerant Register File," IEEE Journal of Solid-State Circuits, Vol.: 37, no: 5, pp. 624-63, May 2002.

## International Conferences:

- [22] A. Ojani, B. Mesgarzadeh, and A. Alvandpour, "A Quadrature UWB Frequency Synthesizer with Dynamic Settling-Time Calibration", IEEE Intl. Symp. Circuits and Systems (ISCAS), pp. 2480-2483, May 2013.
- [23] A. Fazli Yeknami, and A. Alvandpour, "A 0.5-V 250-nW 65-dB SNDR Passive  $\Delta\Sigma$  Modulator for Medical Implant Devices", IEEE Intl. Symp. Circuits and Systems (ISCAS), pp. 2010-2013, May 2013.
- [24] A. Fazli Yeknami, and A. Alvandpour, "A Variable Bandwidth Amplifier for a Dual-mode Low-Power  $\Delta\Sigma$  Modulator in Cardiac Pacemaker System", IEEE Intl. Symp. Circuits and Systems (ISCAS), pp. 1918-1921, May 2013.
- [25] D. Zhang and A. Alvandpour, "A 3-nW 9.1-ENOB SAR ADC at 0.7 V and 1 kS/s," in IEEE European Solid-State Circuits Conference (ESSCIRC), pp. 369-372, September 2012.
- [26] B. Mesgarzadeh, I. Soderquist, and A. Alvandpour, "Reliability Challenges in Avionics due to Silicon Aging," in proc. IEEE Intl. Symp. on Design and Diagnostics of Electronic Circuits and Systems (DDECS), pp. 342-347, April 2012.

- [27] A. Ojani, B. Mesgarzadeh, and A. Alvandpour, "A DLL-based Injection-Locked Frequency Synthesizer for WiMedia UWB," in proc. IEEE Symp. on Circuits and Systems (ISCAS), pp. 2027-2030, May 2012.
- [28] J. Fritzin, B. Mesgarzadeh, and A. Alvandpour, "A Class-D Stage with Third Harmonic Suppression and DLL Based Phase Generation," in proc. IEEE Midwest Symp. on Circuits and Systems (MWSCAS), pp. 45-48, August 2012.
- [29] A. Ojani, B. Mesgarzadeh, and A. Alvandpour, "A Process-Variation Tolerant DLL-Based UWB Frequency Synthesizer," in proc. IEEE Midwest Symp. on Circuits and Systems (MWSCAS), pp. 558-561, August 2012.
- [30] A. Fazli Yeknami and A. Alvandpour, "A 0.7-V 600-nW 87-dB SNDR DT-ΔΣ Modulator with Partly Body-Driven and Switched Op-amps for Biopotential Signal Acquisition," in Proc. IEEE Biomedical Circuits and Systems Conference (BioCAS), pp. 1-4, November 2012.
- [31] A. Fazli Yeknami and A. Alvandpour, "A 2.1  $\mu$ W 76 dB SNDR DT- $\Delta\Sigma$  Modulator for Medical Implant Devices," in Proc. IEEE Norchip, 12-13, pp. 1-4, November 2012.
- [32] D. Svard, C. Jansson, and A. Alvandpour, "A Readout Circuit for an Uncooled IR Camera With Mismatch and Self-Heating Compensation," in IEEE Norchip Conference, pp. 1-4, November 2012.
- [33] J. Fritzin, C. Svensson, and A. Alvandpour, "A +32dBm 1.85GHz Class-D Outphasing RF PA in 130nm CMOS for WCDMA/LTE," in IEEE European Solid-State Circuits Conference (ESSCIRC), pp. 127-130, September 2011.
- D. Zhang, A. Bhide, and A. Alvandpour, "A 53-nW 9.12-ENOB 1-kS/s SAR ADC in 0.13-μm CMOS for Medical Implant Devices," in IEEE European Solid-State Circuits Conference (ESSCIRC), pp. 467-470, September 2011.
- [35] B. Mesgarzadeh, I. Esmail Zadeh, and A. Alvandpour, "A Multi-Segment Clocking Scheme to Reduce On-Chip EMI," in proc. IEEE International SoC Conference (SoCC), pp. 251-255, September 2011.
- [36] A. Fazli Yeknami, M. Savadi Osgooei, and A. Alvandpour, "A Programmable-Bandwidth Amplifier for Ultra-Low-Power Switched-Capacitor Application," in IEEE European Conference on Circuit Theory and Design (ECCTD), pp. 761-764, August 2011.
- [37] J. Fritzin, C. Svensson, and A. Alvandpour, "A Wideband Fully Integrated +30dBm Class-D Outphasing RF PA in 65nm CMOS," in IEEE International Symposium on Integrated Circuits (ISIC), December 2011.
- [38] E. Nilsson and C. Svensson, "Envelope detector sensitivity and blocking characteristics," in European Conference on Circuit Theory and Design (ECCTD), pp. 802-805, August 2011.
- [39] D. Zhang, C. Svensson, and A. Alvandpour, "Power Consumption Bounds for SAR ADCs," in IEEE European Conference on Circuit Theory and Design (ECCTD), pp. 556-559, August 2011.
- [40] A. Fazli Yeknami, M. Hansson, B. Mesgarzadeh, and A. Alvandpour, "A low voltage and process variation tolerant SRAM cell in 90-nm CMOS", in Proc. International Symp. on VLSI Design, Automation and Test (VLSI-DAT), pp. 78-81, 2010.
- [41] J. Fritzin, C. Svensson, and A.Alvandpour, "A Class-D Outphasing RF Amplifier with Harmonic Suppression in 90nm CMOS", in proc. IEEE European Solid-State Circuits Conference (ESSCIRC), pp. 310-313, September 2010.